UHT-JPEG2K-E
Scalable Ultra-High Throughput Lossy and Lossless JPEG 2000 Encoder
|
|
|
The
Using multiple internal compression engines, the
The
The
IP Deliverables
Clear-text RTL sources for ASIC designs, or pre-synthesized and verified Netlist for FPGA and SoC devices
Release Notes, Design Specification and Integration Manual documents
Bit Accurate Model (BAM) and test vector generation binaries, including sample scripts
Pre-compiled RTL simulation model and gate-level simulation netlist for the FPGA Netlist license
Self-checking testbench environment sources, including sample BAM generated test cases
Simulation and sample Synthesis (for ASICs) or Place & Route (for FPGAs) scripts
Symbol
Features
ISO/IEC 15444-1 Compliant and Standalone Operation
Full compliance to the ISO/IEC 15444-1 JPEG 2000 specification
4:4:4, 4:2:2, 4:2:0 and 4:0:0 encoding
8 up to 16 bits sample depth encoding
Up to 65535 x 65535 image resolution
Up to 8192 x 8192 tile resolution
Lossless or lossy compression
Advanced rate control engine
ISO/IEC 15444-1 compliant code stream (JPC) or file (JP2) JPEG 2000 output
CPU-less, complete and standalone operation
Advanced JPEG 2000 Implementation
Ultra-high throughput in medium-end silicon
Superior compression and video quality from ED to Ultra HD resolutions
CBR image/video encoding mode
Rate control option with programmable requested output compression ratios
On-the-fly nominal output compression ratios changes are supported
Medium requirements in external memory bandwidth
Flexible external memory interface
Independent of external memory type
Tolerant to latencies
Allows for shared memory access
Can optionally operate on independent clock domain
Easy Implementation and Verification
Extensive documentation
Bit Accurate Model (BAM) with optional Test Vector generation functionality
Self-checking testbench environment
Sample BAM scripts
Synthesis scripts
Simulation scripts
Place & Route scripts for FPGAs
Trouble-Free Technology Map and Implementation
Fully portable HDL source code
No internal tri-states
Strictly positive edge triggered design
D-type only Flip-Flops
Fully synchronous operation
Safe CDC transfers
No need for special timing constraints
No false or multi-cycle paths within the same clock domain
No CDC transfers that need to be constrained
No specially constrained timing paths